2024.03.19 (화)

  • 구름많음동두천 7.0℃
  • 맑음강릉 9.4℃
  • 구름조금서울 7.1℃
  • 대전 5.9℃
  • 흐림대구 9.3℃
  • 흐림울산 11.2℃
  • 흐림광주 8.4℃
  • 흐림부산 11.0℃
  • 흐림고창 8.8℃
  • 구름많음제주 11.4℃
  • 구름많음강화 7.3℃
  • 흐림보은 5.1℃
  • 흐림금산 4.6℃
  • 구름많음강진군 9.6℃
  • 구름많음경주시 10.3℃
  • 구름많음거제 12.0℃
기상청 제공

경제

Sidense SHF Embedded Memory Macros Target High-Performance and Low-Power Applications in TSMC 28nm Processes

[By NBC-1TV H. J Yook]Sidense Corp., a leading developer of non-volatile memory OTP IP cores, today announced that the Company‘s 1T-OTP macros for TSMC’s 28nm HPL, HPM and HPC processes have met all TSMC9000 Quality Management Program requirements. Applications for Sidense SHF memory IP include code storage, ROM replacement, secure encryption key storage, configuration, fuse replacement, trimming and calibration.

“High performance and low power are critical for leading-edge applications such as mobile computing and hand-held communications,” said Xerxes Wania, President and CEO of Sidense. “We have worked closely with TSMC to give our common customers the competitive edge they need when using secure and reliable embedded NVM that is fully compliant with TSMC's TSMC9000 program for high-quality IP. Several customers have already licensed our 28nm 1T-OTP macros for their leading-edge designs.”

Optimized for high-performance and a wide range of bit densities, Sidense SHF macros are available for standard CMOS processes. There are no requirements for any additional masks or processing steps.

SHF memory IP is a complete, non-volatile memory (NVM) subsystem providing interfaces and features to support a range of embedded integrated circuit applications. SHF macros feature high security, very low power, fast programming speed, field-programmability, low read voltage and several read modes to optimize read performance and macro area. The SHF module integrates the OTP memory and Integrated Power Supply (IPS) hard macro blocks along with program control, programming and test interface, error correction and Built-In Self-Test (BIST) supplied in RTL.

SHF is a well-proven design having already been deployed in high volume at 40nm. As the chosen solution for advanced nodes, SHF 1T bit-cell architecture development is at an advanced stage in even more advanced nodes including 20nm and 16nm FinFET.

SHF memory macros are suitable for a wide range of applications from mobile communications to the expanding IoT ecosystem.

TSMC‘s 28nm low-power with high-k metal gate (HPL) technology adopts the same gate stack as the foundry’s HP technology while meeting more stringent low-leakage requirements with a minimal tradeoff of performance speed. 28HPM is ideal for many applications from networking and tablet, to mobile consumer products. 28HPC is a new compact version of 28HPM with tightened SPICE model corners and relaxed design rules. Compared to 28HPM, 28HPC shows improvements in both performance and power dissipation.

“Sidense offers a wide range of OTP solutions in multiple TSMC processes, including our 28nm High-K Metal Gate,” said Suk Lee, TSMC Senior Director, Design Infrastructure Marketing Division. “This variety allows customers to choose and build the optimal solution for their next-generation products.”



배너

관련기사


배너
배너
배너
배너
배너
배너
배너
배너
배너
배너